DocumentCode :
2666444
Title :
Activity profile driven simultaneous vt assignment and power switch sizing for leakage power minimization in nanometer CMOS designs
Author :
Sathanur, Ashoka ; Huisken, Jos ; Stuyt, Jan ; De Groot, Harmke
Author_Institution :
Holst Center, IMEC, Eindhoven, Netherlands
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
519
Lastpage :
522
Abstract :
Leakage power (active and standby) is becoming increasingly dominant part of total power consumption in nano-scaled CMOS circuits. Present day commercial libraries provide multiple vt class cells to optimize active leakage power and circuit timing in functional/active mode, while techniques such as power gating have specifically addressed standby leakage reduction. However, the total leakage power which constitutes active and standby leakage components clearly depends on relative time spent in active and standby modes respectively which we refer to as activity profile of the design. Optimizing active and standby leakage independently without considering activity profile information can lead to sub-optimal leakage power savings. In this work, we propose activity profile driven optimization using multi-vt and power gating techniques where a trade-off between active and standby leakage components is performed to minimize the total leakage power. Results on benchmark circuits show that our technique achieves up to 3X improvement in leakage power savings on an average for long standby times while 2X-1.5X improvement for medium to low standby times as compared to conventional design techniques while preserving the original timing of the design.
Keywords :
CMOS integrated circuits; circuit optimisation; integrated circuit design; integrated circuit testing; leakage currents; low-power electronics; nanoelectronics; power semiconductor switches; active leakage power optimization; activity profile driven simultaneous Vt assignment; benchmark circuit; leakage power minimization; nanoscaled CMOS circuit design; power gating technique; power switch sizing; standby leakage reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724563
Filename :
5724563
Link To Document :
بازگشت