DocumentCode :
2667063
Title :
Latency and power optimization in AAA methodology for integrated circuits
Author :
Elloumi, Y. ; Akil, M. ; Grandpierre, T. ; Bedoui, M.
Author_Institution :
Lab. d´´Inf. Gaspard Monge, Univ. Paris-Est, Noisy-le-Grand, France
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
639
Lastpage :
642
Abstract :
Field Programmable Gate Arrays (FPGA) are flexible, so they are commonly used in many high speed applications. However, power constraints are the most important limiting factors while implementing high speed adaptable applications. This work addresses the optimization of the execution time and power consumption. We propose a new design methodology by extending Algorithm-Architecture-Adequacy (AAA) methodology. It provides an implementation which meets real time constraints and allows the designer to optimize power consumption or material resources. The extension has been implemented in AAA software tool called Synchronized Distributed Executive for Integrated Circuits (SynDEx-IC). The experimental results show that the mentioned software tool provides an architecture that consumes less power among the explored ones, which the average power is reduced by 15.75%.
Keywords :
circuit optimisation; field programmable gate arrays; integrated circuit design; low-power electronics; AAA methodology; AAA software tool; algorithm-architecture-adequacy methodology; field programmable gate arrays; integrated circuits; material resources; power consumption; power optimization; synchronized distributed executive; Performance evaluation; Switches; design methodology; estimation; heuristic; optimization; power consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724593
Filename :
5724593
Link To Document :
بازگشت