DocumentCode :
2668015
Title :
Systolic building block for high performance recursive filtering
Author :
Woods, R.F. ; Knowles, S.C. ; McCanny, J.V. ; McWhirter, J.G.
Author_Institution :
Queens Univ. of Belfast, UK
fYear :
1988
fDate :
7-9 June 1988
Firstpage :
2761
Abstract :
A novel bit level systolic array is presented that can be used as a building block in the construction of recursive digital filters. The circuit accepts bit-parallel input data, is pipelined at the bit level, and exhibits a very high throughput rate. The most important feature of the circuit is that it allows recursive operations to be implemented directly without incurring the large m cycle latency (where m is approximately the word length) normally associated with such systems. The use of this circuit in the construction of both first- and second-order IIR (infinite-impulse-response) filters is described.<>
Keywords :
digital filters; pipeline processing; bit level systolic array; bit-parallel input; digital filters; first-order IIR; high performance recursive filtering; infinite-impulse-response; m cycle latency; pipelined; second-order IIR; throughput rate; Broadcasting; Circuits; Computer architecture; Equations; Filtering; IIR filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo, Finland
Type :
conf
DOI :
10.1109/ISCAS.1988.15511
Filename :
15511
Link To Document :
بازگشت