DocumentCode :
2674062
Title :
Error detection enhancement in COTS superscalar processors with event monitoring features
Author :
Rajabzadeh, Amir ; Mohandespour, Mirzad ; Miremadi, Ghassem
Author_Institution :
Dept. of Comput. Eng., Sharif Univ. of Technol., Tehran, Iran
fYear :
2004
fDate :
3-5 March 2004
Firstpage :
49
Lastpage :
54
Abstract :
Increasing use of commercial off-the-shelf (COTS) superscalar processors in industrial, embedded, and real-time systems necessitates the development of error detection mechanisms for such systems. This shows an error detection scheme called committed instructions counting (CIC) to increase error detection in such systems. The scheme uses internal performance monitoring features and an external watchdog processor (WDP). The performance monitoring features enable counting the number of committed instructions in a program. The scheme is experimentally evaluated on a 32-bit Pentium® processor using software implemented fault injection (SWIFI). A total of 8181 errors were injected into the Pentium® processor. The results show that the error detection coverage varies between to 90.92% and 98.41%, for different workloads.
Keywords :
fault tolerant computing; instruction sets; parallel architectures; performance evaluation; 32-bit Pentium processor; COTS superscalar processor; commercial off-the-shelf; committed instructions counting; error detection enhancement; event monitoring; performance monitoring; watchdog processor; Computer errors; Computer industry; Computerized monitoring; Condition monitoring; Embedded computing; Error correction; Event detection; Pins; Pipelines; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable Computing, 2004. Proceedings. 10th IEEE Pacific Rim International Symposium on
Print_ISBN :
0-7695-2076-6
Type :
conf
DOI :
10.1109/PRDC.2004.1276552
Filename :
1276552
Link To Document :
بازگشت