Title :
Self-reconfigurable mesh array system on FPGA
Author :
Fukushi, Masaru ; Horiguchi, Susumu
Author_Institution :
Graduate Sch. of Inf. Sci., JAIST, Japan
Abstract :
Massively parallel computers consisting of thousands of processing elements are expected to be high-performance computers in the next decade. One of the major issues in designing massively parallel computers is the reconfiguration strategy in order to provide an efficient fault tolerance mechanism to avoid defective processors in such large scale systems. This paper develops a self-reconfigurable mechanism of mesh array for easy hardware implementation using local defect information. Compared to those of previous reconfigurable architectures, the proposed self-reconfigurable mechanism achieves almost the same system yields using only local defect information. A prototype of this self-reconfigurable array is implemented on FPGA and the hardware complexities are also discussed
Keywords :
VLSI; fault tolerant computing; field programmable gate arrays; parallel architectures; reconfigurable architectures; FPGA; fault tolerance mechanism; hardware complexities; large scale systems; local defect information; massively parallel computers; processing elements; reconfiguration strategy; self-reconfigurable mesh array system; system yields; Circuit faults; Computer architecture; Concurrent computing; Field programmable gate arrays; Hardware; Information science; Large-scale systems; Prototypes; Switches; Switching circuits;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2000. Proceedings. IEEE International Symposium on
Conference_Location :
Yamanashi
Print_ISBN :
0-7695-0719-0
DOI :
10.1109/DFTVS.2000.887162