• DocumentCode
    2676583
  • Title

    Test cost minimization for hybrid BIST

  • Author

    Jervan, Gert ; Peng, Zebo ; Ubar, Raimund

  • Author_Institution
    Dept. of Comput. & Inf. Sci., Linkoping Univ., Sweden
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    283
  • Lastpage
    291
  • Abstract
    This paper describes a hybrid BIST solution for testing systems-on-chip which combines pseudorandom test patterns with stored deterministic test patterns. A method is proposed to find the optimal balance between pseudorandom and stored test patterns to perform core test with minimum time and memory, without losing test quality. Two accurate algorithms are proposed for finding the optimal time-moment to stop pseudorandom test generation and to apply stored patterns. To speed up the optimization procedure, a method is proposed for fast estimation of the expected cost for different possible solutions with very low computational cost. Experimental results have demonstrated the feasibility of the proposed approach for cost optimization of hybrid BIST
  • Keywords
    VLSI; application specific integrated circuits; automatic test pattern generation; built-in self test; integrated circuit testing; minimisation; mixed analogue-digital integrated circuits; ATPG; SoC testing; cost optimization; hybrid BIST; optimization procedure; pseudorandom test patterns; stored deterministic test patterns; systems-on-chip testing; test cost minimization; Built-in self-test; Computational efficiency; Cost function; Information science; Microelectronics; Minimization; Optimization methods; Performance evaluation; System testing; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Defect and Fault Tolerance in VLSI Systems, 2000. Proceedings. IEEE International Symposium on
  • Conference_Location
    Yamanashi
  • ISSN
    1550-5774
  • Print_ISBN
    0-7695-0719-0
  • Type

    conf

  • DOI
    10.1109/DFTVS.2000.887168
  • Filename
    887168