DocumentCode :
2679816
Title :
Myth busters: Microprocessor clocking is from Mars, ASICs clocking is from Venus
Author :
Kozhaya, Joseph ; Restle, Phillip ; Qian, Haifeng
Author_Institution :
IBM EDA, NC, USA
fYear :
2011
fDate :
7-10 Nov. 2011
Firstpage :
271
Lastpage :
275
Abstract :
This paper compares and contrasts two common clock distribution styles: clock grids, the preferred microprocessor distribution style, and clock trees, the preferred ASICs distribution style. After a high level description of the routing methodologies for clock grids and clock trees, a case study is presented to compare the performance and cost trade-off of grids and trees. Our results show that clock grids consume more power and wiring resources but only to achieve aggressive clock targets. In this example a clock tree style uses 28% less wiring than a full clock grid style but suffers 12 ps more skew. However, compared to a sparse grid style, a clock tree solution uses only 4% less wiring and suffers 9.6 ps higher skew. The key message is that the cost in extra wiring and power consumption across different clock distribution styles is mainly driven by performance targets as opposed to being fundamentally dictated by the grid vs. tree decision.
Keywords :
Mars; Venus; application specific integrated circuits; clock distribution networks; microprocessor chips; ASIC clocking; ASIC distribution; Mars; Venus; clock distribution; clock grid routing methodology; clock trees; high level description; microprocessor clocking; myth busters; power consumption; time 12 ps; time 9.6 ps; Clocks; Delay; Microprocessors; Robustness; Routing; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2011 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4577-1399-6
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2011.6105340
Filename :
6105340
Link To Document :
بازگشت