Title :
Modelling of circuits and systems using PNs with applications to test generation for VLSI circuits
Author_Institution :
Sch. of Eng., Liverpool JM Univ., UK
Abstract :
Many of the commonly used techniques for automatic test generation are based on ideas of path sensitization. Such approaches involve two stages: (1) the generation of a path that is sensitive to the presence of the fault, and (2) justification of values along the path by propagating signals back to primary inputs. Each stage requires detailed tracing through the circuit and in a number of passes and extensive backtracking may be required to resolve conflicts. The work presented in this paper demonstrates how such problems may be avoided by the use of Petri nets. Algorithms associated with such nets together with more general graph algorithms are used to obtain test patterns with high fault coverage. Each test is generated independently from the previous test, with repetition and symmetry in the circuit structure being used to obtain full coverage very rapidly.
Keywords :
Petri nets; VLSI; automatic test pattern generation; backtracking; graph theory; integrated circuit modelling; Petri nets; VLSI circuits; automatic test generation; backtracking; circuit structure; circuits modelling; fault coverage; graph algorithms; path sensitization; system modelling; test patterns;
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
Print_ISBN :
0-7803-7889-X
DOI :
10.1109/ICASIC.2003.1277418