DocumentCode :
2688945
Title :
Plastic package related effects, measured by means of silicon test patterns
Author :
Tiziani, R. ; Mermet-Guyennet, M. ; Motta, V.
Author_Institution :
SGS-Thomson Microelectron. SpA, Agrate Brianza, Italy
fYear :
1990
fDate :
0-0 1990
Firstpage :
340
Lastpage :
350
Abstract :
The authors present three different advanced test vehicles that help ICs and the package engineers involved in the design and development of new devices. The first is a silicon integrated circuit for mechanical stress evaluation; the second is a special metal pattern for passivation layer characterization and device metal displacement evaluation; and the last is an integrated structure for package thermal characterization. These techniques are designed to measure and quantify the effect of plastic packaging on silicon devices.<>
Keywords :
VLSI; packaging; plastics; silicon; Si IC; Si devices; Si test patterns; advanced test vehicles; device metal displacement evaluation; effect of plastic packaging; integrated structure; mechanical stress evaluation; metal pattern; package thermal characterization; passivation layer characterization; test chips; Automotive engineering; Circuit testing; Design engineering; Integrated circuit measurements; Integrated circuit packaging; Intelligent vehicles; Plastic integrated circuit packaging; Plastic packaging; Silicon; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Manufacturing Technology Symposium, 1990, IEMT Conference., 8th IEEE/CHMT International
Conference_Location :
Baveno, Italy
Type :
conf
DOI :
10.1109/IEMT8.1990.171056
Filename :
171056
Link To Document :
بازگشت