DocumentCode
2700131
Title
Interface based hardware/software validation of a system-on-chip
Author
Panigrahi, Debashis ; Taylor, Clark N. ; Dey, Sujit
Author_Institution
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
fYear
2000
fDate
2000
Firstpage
53
Lastpage
58
Abstract
The availability of reusable IP-cores, increasing time-to-market and design productivity gap, and enabling deep sub-micron technologies have led to core-based system-on-chip (SoC) design as a new paradigm in electronic system design. Validation of these complex hardware/software systems is the most time consuming task in the design flow. In this paper, we focus on developing an efficient interface-based validation methodology for core-based SoC designs. In SoCs designed with pre-validated IP cores, the verification complexity can be significantly alleviated by concentrating on the integration of the cores in the system, rather than the complete SoC. In this paper, we investigate typical interface problems that arise in integrating cores in an SoC, and classify these problems into different categories. Based on the classification of these interface problems, we introduce an interface-based validation methodology. Finally, we demonstrate the effectiveness of the proposed methodology using an example image compression SoC that we are developing
Keywords
data compression; hardware-software codesign; image coding; logic CAD; electronic system design; image compression SoC; interface based hardware/software validation; reusable IP-cores; system-on-chip; verification complexity; Computational modeling; Design methodology; Hardware; Image coding; Intellectual property; Productivity; Software systems; System-on-a-chip; Time to market;
fLanguage
English
Publisher
ieee
Conference_Titel
High-Level Design Validation and Test Workshop, 2000. Proceedings. IEEE International
Conference_Location
Berkeley, CA
Print_ISBN
0-7695-0786-7
Type
conf
DOI
10.1109/HLDVT.2000.889559
Filename
889559
Link To Document