DocumentCode :
2700843
Title :
A fast bipolar SRAM with a novel cell concept
Author :
Felkel, W. ; Engl, W.L.
Author_Institution :
Inst. fuer Theor. Elektrotech., Aachen, Germany
fYear :
1990
fDate :
17-18 Sep 1990
Firstpage :
67
Lastpage :
70
Abstract :
A novel 6T memory cell based on differently operating merged transistor types is presented. An UP/DOWN memory cell concept is used. As an appropriate vehicle, a bipolar 1 K-SRAM with 1.5 μm minimum emitter stripe width was fabricated. It was demonstrated that the applied design method allows a technology-based circuit optimization and a prediction of the achievable improvement by structure refinements. Mixed-level simulation with numerical device models makes it possible to analyze the relation between technological parameters and circuit behavior, and hence is an efficient iterative procedure for obtaining optimized speed results, thus saving a number of cost- and time-intensive technology test runs
Keywords :
SRAM chips; bipolar integrated circuits; delays; 1 kbit; 1.5 micron; 6T memory cell; UP/DOWN memory cell concept; bipolar SRAM; cell potential difference; inner cell path delay; iterative procedure; merged transistor types; minimum emitter stripe width; mixed level simulation; numerical device models; technology-based circuit optimization; Analytical models; Circuit simulation; Design optimization; Doping profiles; Integrated circuit technology; Memory management; Numerical simulation; Random access memory; Semiconductor process modeling; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Bipolar Circuits and Technology Meeting, 1990., Proceedings of the 1990
Conference_Location :
Minneapolis, MN
Type :
conf
DOI :
10.1109/BIPOL.1990.171128
Filename :
171128
Link To Document :
بازگشت