DocumentCode :
2705076
Title :
Buried bit-line cell for 64 Mb DRAMs
Author :
Kohyama, Y. ; Yamamoto, T. ; Sudo, A. ; Watanabe, Toshio ; Tanaka, T.
fYear :
1990
fDate :
4-7 June 1990
Firstpage :
17
Lastpage :
18
Abstract :
The authors propose a buried bit-line (BBL) stacked capacitor cell structure for high-density dynamic random access memories (DRAMs). The cell area can be reduced to as small as 8.7F2, where F is the lithographic feature size. A 2.25-μm2 cell area is achieved using a 0.51-μm feature size. A 1.4-μm2 cell area is attainable using a 0.4-μm feature size. The memory-cell vertical size (2F) includes a line and space for a trench isolation pattern in which the buried bit-line is formed. The horizontal size (4F+a) includes two word-line line and space pairs and a word-line to bit-line contact alignment tolerance denoted by a. A storage node contact is self-aligned to the word-line. Since the a is considered to be less than F/2, a cell area of less than 9F2 is realized. If the bit-line contact is also self-aligned to the word-line, an 8F2 cell area can in theory be realized
Keywords :
DRAM chips; MOS integrated circuits; VLSI; integrated circuit technology; 0.4 micron; 0.51 micron; 64 Mb DRAMs; 64 Mbit; ULSI; bit-line contact; buried bit-line cell; cell area; contact alignment tolerance; feature size; stacked capacitor cell structure; storage node contact; trench isolation pattern;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1990. Digest of Technical Papers.1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIT.1990.110986
Filename :
5727446
Link To Document :
بازگشت