DocumentCode :
2707154
Title :
A proposed structure of a 4 Mbit content-addressable and sorting memory
Author :
Okabayashi, Ichiro ; Kotani, Hisakazu ; Kadota, Hiroshi
fYear :
1990
fDate :
7-9 June 1990
Firstpage :
109
Lastpage :
110
Abstract :
A new structure for a high-density 4-Mb CAM (content addressable memory) with sorting function (sort-CAM) is proposed. Retrieval or sorting operations are done in word-parallel/bit-serial manner at the device. This is different from previous CAMs where operations are done in word-parallel/bit-parallel or flash manner. The device organization, circuits for retrieval or sorting, and chip operations are explained. Estimated performance of the device and chip size are also discussed. The device has 64 K-word×64-b organization and a 3.1-MB/s sorting speed. In practical applications, such as RDB (relational database) systems, this speed is enough, but a number of chips should be connected if larger data volume is needed
Keywords :
CMOS integrated circuits; content-addressable storage; integrated memory circuits; 3.1 MByte/s; 4 Mbit; CAM; CMOS technology; content addressable memory; sorting function; word-parallel/bit-serial manner;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1990. Digest of Technical Papers., 1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIC.1990.111119
Filename :
5727552
Link To Document :
بازگشت