DocumentCode
2707488
Title
A reconfigurable microcomputer system with PA3 (Programmable Autonomous Address-control-memory Architecture)
Author
Kawamura, Y.
Author_Institution
Renesas Technol. Corp., Tokyo
fYear
2007
fDate
12-14 Nov. 2007
Firstpage
388
Lastpage
391
Abstract
A programmable autonomous address-control-memory architecture (PA3) which supports memory based reconfigurable microcomputer (user structured microcomputer) is proposed. The PA3 provides finite autonomous device and executes the state transition control without CPU. The PA3 can be directly accessed as memory and support logic operation circuit of counter, and PWM, etc. When the logical function is mounted on silicon using the PA3, there is no need to relocate and rewire like FPGA. Each logic function module is achieved by loading the library which include logic function and wiring information. The performance depends on the characteristic of SRAM. The Standards bus interface of PA3 also supports both memory and peripheral buses in a microcomputer. The PA3 modeling and evaluation of the basic logical operation / function modules have been simulated.
Keywords
integrated circuit design; integrated circuit modelling; integrated memory circuits; microcomputers; reconfigurable architectures; CPU; FPGA; PVVM; SRAM; logic operation circuit; logical function; peripheral buses; programmable autonomous address-control-memory architecture; reconfigurable microcomputer system; standards bus interface; user structured microcomputer); Counting circuits; Field programmable gate arrays; Libraries; Logic circuits; Logic devices; Logic functions; Microcomputers; Pulse width modulation; Reconfigurable logic; Silicon;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location
Jeju
Print_ISBN
978-1-4244-1359-1
Electronic_ISBN
978-1-4244-1360-7
Type
conf
DOI
10.1109/ASSCC.2007.4425712
Filename
4425712
Link To Document