DocumentCode :
2710752
Title :
A Modification to Circular-Scan Architecture to Improve Test Data Compression
Author :
Azimipour, Mehdi ; Eshghi, Mohammad ; Khademzadeh, A.
Author_Institution :
Shahid Beheshti Univ., Tehran
fYear :
2007
fDate :
18-21 Dec. 2007
Firstpage :
27
Lastpage :
33
Abstract :
The authors in (B. Arslan and A. Orailuglu, 2004) propose circular-scan chain architecture to reduce test time and cost in SOCs. The technique presented in this paper is based on circular-scan architecture (B. Arslan and A. Orailuglu, 2004). The basic idea of circular-scan architecture is use of the captured response of the previously applied pattern as a template for the next pattern while allowing the full observation of the captured response. Proposed architecture achieves further compression by updating conflicting bits internally instead of using data Input pin. Experimental results showed an improvement between 3.5% to 7.8% in test data compression in 5 largest ISCAS89 circuits.
Keywords :
data compression; system-on-chip; ISCAS89 circuits; circular-scan chain architecture; system-on-chips; test data compression; Broadcasting; Circuit testing; Computer architecture; Costs; Data compression; Decoding; Telecommunication computing; Tellurium; Test data compression; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Computing and Communications, 2007. ADCOM 2007. International Conference on
Conference_Location :
Guwahati, Assam
Print_ISBN :
0-7695-3059-1
Type :
conf
DOI :
10.1109/ADCOM.2007.32
Filename :
4425947
Link To Document :
بازگشت