DocumentCode :
2711070
Title :
Comparative analysis of low power high performance flip–flops in the 0.13µm technology
Author :
Agarwal, Sundeepkumar ; Ramanathan, P. ; Vanathi, P.T.
Author_Institution :
PSG Coll. of Technol., Coimbatore
fYear :
2007
fDate :
18-21 Dec. 2007
Firstpage :
209
Lastpage :
213
Abstract :
In this paper, a comparative analysis of existing architecture for flip-flops along with proposed designs is made. Flip-flops are the most essential element in the design of sequential circuits. Due to continuing increase in integration of transistors and growing needs of portable equipments, low power design with high performance is of prime importance. The proposed designs have better power delay product than the existing architectures and also occupy lesser area. Simulation has been done in the IBM 130nm technology using TSpice.
Keywords :
flip-flops; logic design; low-power electronics; transistors; IBM technology; TSpice; flip-flops; high performance design; low power design; power delay; sequential circuit design; size 0.13 mum; transistors; Batteries; Capacitance; Educational institutions; Feedback; Isolation technology; Latches; MOSFETs; Performance analysis; Power dissipation; Short circuit currents;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Computing and Communications, 2007. ADCOM 2007. International Conference on
Conference_Location :
Guwahati, Assam
Print_ISBN :
0-7695-3059-1
Type :
conf
DOI :
10.1109/ADCOM.2007.56
Filename :
4425974
Link To Document :
بازگشت