DocumentCode :
2713338
Title :
Note on Layout-Aware Weighted Probabilistic Bridge Fault Coverage
Author :
Arai, Masayuki ; Shimizu, Yoshihiro ; Iwasaki, Kazuhiko
Author_Institution :
Fac. of Syst. Design, Tokyo Metropolitan Univ., Tokyo, Japan
fYear :
2012
fDate :
19-22 Nov. 2012
Firstpage :
89
Lastpage :
94
Abstract :
Shrinking feature size and higher integration on semiconductor device manufacturing technology bring a problem of the gap between the defect level estimated at the design stage from the reported one for fabricated devices. In this study, as one possible strategy to accurately estimate the defect level, we discuss on fault coverage estimation with more accuracy for the given test pattern set. We consider the probability that intermediate voltage caused by bridge/open defects is translated into logic values 0/1 at any of successive nodes. For each possible pair of signal lines in a given layout data, we execute critical area analysis. On the basis of critical areas obtained, we calculate weighted probabilistic bridge fault coverage, considering frequency of occurrence of each fault.
Keywords :
bridge circuits; semiconductor device testing; critical area analysis; defect level; fabricated device; fault coverage estimation; layout aware weighted probabilistic bridge fault coverage; probability; semiconductor device manufacturing technology; shrinking feature size; test pattern set; Bridge circuits; Circuit faults; Estimation; Layout; Manufacturing; Probabilistic logic; Threshold voltage; critical area; layout-aware; weighted fault coverage; weighted probabilistic fault coverage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2012 IEEE 21st Asian
Conference_Location :
Niigata
ISSN :
1081-7735
Print_ISBN :
978-1-4673-4555-2
Electronic_ISBN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2012.53
Filename :
6394181
Link To Document :
بازگشت