DocumentCode
2714698
Title
Simulated and experimental effects of ESD on CMOS timing circuits
Author
Mahinfallah, Ahmad ; Nelson, Robert
Author_Institution
Dept. of Electr. Eng., North Dakota State Univ., Fargo, ND, USA
fYear
1996
fDate
19-23 Aug 1996
Firstpage
418
Lastpage
423
Abstract
The effects of an electrostatic discharge (ESD) event on a CMOS timing circuit were investigated experimentally and using computer simulations. Results are provided for cases when an ESD pulse was imposed on the original timing circuit, as well as when various protection schemes were incorporated in the circuit. Voltage spikes and timing errors were observed in the original timing circuit in both computer simulations and laboratory experiments. The beneficial effects of using ESD suppression devices were also observed in both cases. Similarities and differences between results obtained from computer simulations and laboratory experiments are discussed
Keywords
CMOS logic circuits; circuit analysis computing; electrostatic discharge; integrated circuit testing; multivibrators; overvoltage protection; timing circuits; CMOS timing circuits; ESD pulse; ESD suppression devices; astable multivibrator circuit; computer simulation; electrostatic discharge; experimental effects; laboratory experiments; protection schemes; simulated effects; timing errors; voltage spikes; Circuit simulation; Computational modeling; Computer errors; Computer simulation; Electrostatic discharge; Laboratories; Protection; Pulse circuits; Timing; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Electromagnetic Compatibility, 1996. Symposium Record. IEEE 1996 International Symposium on
Conference_Location
Santa Clara, CA
Print_ISBN
0-7803-3207-5
Type
conf
DOI
10.1109/ISEMC.1996.561271
Filename
561271
Link To Document