DocumentCode :
2716847
Title :
Performance evaluation of Physically Unclonable Function by delay statistics
Author :
Jouini, Zouha Cherif ; Danger, Jean-Luc ; Bossuet, Lilian
Author_Institution :
Lab. Hubert Curien, Univ. de Lyon, St. Etienne, France
fYear :
2011
fDate :
26-29 June 2011
Firstpage :
482
Lastpage :
485
Abstract :
This paper presents a novel approach to evaluate silicon Physically Unclonable Functions (PUFs) implemented in FPGAs and based on delay elements. The metrics studied to characterize the PUFs are Randomness, Uniqueness and Steadiness. They take advantage of the measured physical values of elementary component making up the PUF. The delay distributions provide the interest to quantify the PUF at the physical level rather than carrying out a lot of experiments to get the PUF IDs at logical level. An Arbiter PUF composed of identical chains has been considered as a test chip to evaluate the method with the proposed metrics. Experiments have been carried out on CYCLONE II FPGA and the corresponding results shows the intra-device performance of the studied PUF.
Keywords :
delays; elemental semiconductors; field programmable gate arrays; silicon; Arbiter PUF; CYCLONE II FPGA; Si; delay statistics; logical level; performance evaluation; physical unclonable function; Delay; Equations; Field programmable gate arrays; Performance evaluation; Ring oscillators; Silicon; FPGA; PUF metrics; Physically Unclonable Function (PUF); Silicon PUF;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2011 IEEE 9th International
Conference_Location :
Bordeaux
Print_ISBN :
978-1-61284-135-9
Type :
conf
DOI :
10.1109/NEWCAS.2011.5981324
Filename :
5981324
Link To Document :
بازگشت