DocumentCode :
2718493
Title :
Logic-enhanced memories for data-intensive processing
Author :
Van Singel, Steven ; Soparkar, Nandit
Author_Institution :
Electron. Div., Ford Motor Co., Dearborn, MI, USA
fYear :
1995
fDate :
7-8 Aug 1995
Firstpage :
88
Lastpage :
91
Abstract :
Emerging computer applications have unique high-volume data processing and high-performance requirements (e.g. multimedia systems). These requirements are not supported well by standard computer hardware: the major performance degrading factor being the limited memory bandwidth available. To alleviate this problem, we aim to assess and develop the utility of hardware memory enhanced with selected programmable processing capabilities as an alternative to the standard approaches. The key idea is to off-load simple, high-volume data processing to the memory itself in order to reduce the traffic between the processor and the memory units. We consider a simple mathematical model for logic-enhanced memory architectures, and using it, we exhibit the potential gains in performance
Keywords :
integrated logic circuits; integrated memory circuits; memory architecture; multimedia computing; performance evaluation; telecommunication traffic; computer applications; data-intensive processing; high-performance requirements; high-volume data-processing; limited memory bandwidth; logic-enhanced memory architectures; multimedia systems; performance degradation; performance gains; processor-memory traffic; programmable processing capabilities; Bandwidth; Computer applications; Data processing; Degradation; Hardware; Mathematical model; Memory architecture; Multimedia systems; Standards development; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design and Testing, 1995., Records of the 1995 IEEE International Workshop on
Conference_Location :
San Jose, CA
Print_ISBN :
0-8186-7102-5
Type :
conf
DOI :
10.1109/MTDT.1995.518087
Filename :
518087
Link To Document :
بازگشت