DocumentCode :
2722418
Title :
Architecture and design methodology for synthesizable reconfigurable array targeting wireless system-on-chip applications
Author :
Zhan, Cheng ; Khawam, Sami ; Arslan, Tughrul ; Lindsay, Iain
Author_Institution :
Sch. of Electron. & Eng., Edinburgh Univ.
fYear :
2005
fDate :
19-23 Sept. 2005
Firstpage :
93
Lastpage :
94
Abstract :
This paper presents a novel domain specific reconfigurable architecture and an associate design methodology for system-on-chip (SoC) platform which provides flexibility as well as low-power consumption. Two Viterbi decoders, which are widely used in wireless communication system, are implemented on the proposed architecture using the proposed design methodology. The measured performance shows that our architecture is a perfect compromise between the ASICs and generic FPGAs, and hence suitable for future portable mobile devices
Keywords :
Viterbi decoding; integrated circuit design; logic design; low-power electronics; reconfigurable architectures; system-on-chip; Viterbi decoders; synthesizable reconfigurable array; system on chip; wireless communication system; Computer architecture; Decoding; Design methodology; Energy consumption; Field programmable gate arrays; Pins; Software design; System-on-a-chip; Throughput; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Conference_Location :
Herndon, VA
Print_ISBN :
0-7803-9264-7
Type :
conf
DOI :
10.1109/SOCC.2005.1554466
Filename :
1554466
Link To Document :
بازگشت