DocumentCode :
2722460
Title :
A novel five-transistor (5T) sram cell for high performance cache
Author :
Wieckowski, Michael ; Margala, Martin
Author_Institution :
Rochester Univ., NY
fYear :
2005
fDate :
19-23 Sept. 2005
Firstpage :
101
Lastpage :
102
Abstract :
A novel five-transistor (5T) static memory cell is presented for applications in high-speed, low-power cache. The 5T design in 0.18mum bulk CMOS exhibits 57% faster operation speed, a 12% reduction in power, and a 6% reduction in area with respect to the standard 6T cell design
Keywords :
CMOS integrated circuits; SRAM chips; cache storage; 0.18 micron; CMOS integrated circuit; five transistor SRAM cell; high speed cache; static memory cell; Capacitance; Digital signal processors; Fabrication; Integrated circuit interconnections; Inverters; Microcontrollers; Power system interconnection; Random access memory; Voltage; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Conference_Location :
Herndon, VA
Print_ISBN :
0-7803-9264-7
Type :
conf
DOI :
10.1109/SOCC.2005.1554469
Filename :
1554469
Link To Document :
بازگشت