Title :
PDN impedance and noise simulation of 3D SiP with a widebus structure
Author :
Takatani, Hiroki ; Tanaka, Yosuke ; Oizono, Yoshiaki ; Nabeshima, Yoshitaka ; Okumura, Takafumi ; Sudo, Toshio ; Sakai, Atsushi ; Uchiyama, Shiro ; Ikeda, Hiroaki
Author_Institution :
Shibaura-Inst. of Technol., Tokyo, Japan
fDate :
May 29 2012-June 1 2012
Abstract :
A 3D stacked system-in-package (SiP) with a widebus structure is expected to have large SSO noise compared with conventional memory devices with small number of IOs. Then, Power supply impedances for a 3D SiP with a widebus structure has been investigated including stacked chips, an organic substrate, and a board. The 3D SiP consisted of 3 stacked chips and an organic substrate. These three chips were a memory chip on the top, a silicon interposer in the middle, and a logic chip on the bottom. The size of each chip was the same, and 9.93 mm by 9.93 mm. More than 4096 of through silicon vias (TSV´s) were formed to the silicon interposer. Next, these 3 stacked chips were assembled on the organic substrate, whose size was 26 mm by 26mm. The PDN impedance for each chip was extracted by using XcitePI (Sigrity Inc.) and confirmed by measurement. Then, the PDN impedance for the organic substrate was extracted by using SIwave (Ansys Inc.) and also confirmed by measurement. Finally, the total PDN impedance seen from each chip was synthesized to estimate the power supply disturbance due to the anti-resonance peak, and power supply noise level was estimated by establishing a whole SPICE model.
Keywords :
SPICE; system-in-package; three-dimensional integrated circuits; 3D SiP noise simulation; 3D stacked system-in-package; PDN impedance; SIwave; SPICE model; SSO noise; TSV; antiresonance peak; memory chip; memory devices; organic substrate; power distribution network impedance; power supply disturbance estimation; power supply noise level; silicon interposer; stacked chips; through silicon vias; widebus structure; Impedance; Impedance measurement; Noise; Semiconductor device measurement; Silicon; Substrates; Through-silicon vias;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2012.6248904