DocumentCode :
2723120
Title :
Design of integrated circuits fully testable for delay-faults and multifaults
Author :
Devadas, Srinivas ; Keutzer, Kurt
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
fYear :
1990
fDate :
10-14 Sep 1990
Firstpage :
284
Lastpage :
293
Abstract :
It is shown how a sophisticated orchestration of combinational synthesis-for-testability approaches can result in logic-level implementations of large integrated-circuit designs that are completely robustly path-delay fault and multifault testable. For control portions of VLSI circuits, synthesis procedures that guarantee path-delay-fault or multifault testability, starting from a sum-of-products representation of a function, are used. Hierarchical composition rules are used in the synthesis of regular structures occurring in data path portions such as parity generators and arithmetic units. It is shown how test vectors for detecting all path-delay faults and multifaults can be obtained as a by-product of the synthesis process. These techniques were successfully used on circuits with over 5000 gates. Preliminary experimental results on a data encryption chip, a small microprocessor, and a speech recognition chip are presented
Keywords :
VLSI; combinatorial circuits; cryptography; delays; digital signal processing chips; fault location; integrated circuit testing; integrated logic circuits; logic design; logic testing; microprocessor chips; speech recognition; IC design; VLSI; Viterbi processor; combinational synthesis-for-testability; cryptography; data encryption chip; hierarchical composition rules; integrated circuits; logic design; microprocessor; multifaults; parity generators; path-delay fault; speech recognition chip; sum-of-products; test vectors; Arithmetic; Circuit faults; Circuit testing; Delay; Electrical fault detection; Integrated circuit synthesis; Integrated circuit testing; Logic testing; Robustness; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
Type :
conf
DOI :
10.1109/TEST.1990.114034
Filename :
114034
Link To Document :
بازگشت