Title :
CRISP-DS: Dual-stream coarse-grained reconfigurable image stream processor for HD digital camcorders and digital still cameras
Author :
Chen, Tsung-Huang ; Chen, Jason C. ; Cheng, Teng-Yuan ; Chien, Shao-Yi
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
A 329mW 600M-Pixels/s dual-stream coarse-grained reconfigurable image stream processor is implemented in TSMC 0.13¿m CMOS technology with a core size of 4.84mm2. The reconfigurable pipelined processing element array architecture makes a good balance between computing performance and flexibility with only 10Kb on-chip memory. Moreover, a new dual-stream architecture is proposed to improve the flexibility and hardware efficiency by processing two independent image streams with two-layer context switching, and an isolation technique is also proposed to improve the power consumption. Implementation results show that it achieves 1.52 times power efficiency than previous works and can meet the requirements of high-definition video camcorders and digital still cameras.
Keywords :
CMOS integrated circuits; image processing; video cameras; CMOS technology; CRISP-DS; HD digital camcorders; TSMC; digital still cameras; dual-stream coarse-grained reconfigurable image stream processor; hardware efficiency; high-definition video camcorders; isolation technique; memory size 10 KByte; on-chip memory; power 329 mW; reconfigurable pipelined processing element array architecture; size 0.13 mum; two-layer context switching; Computer architecture; Costs; Digital cameras; Digital signal processing; Energy consumption; Hardware; High definition video; Image processing; Streaming media; Video equipment;
Conference_Titel :
Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4433-5
Electronic_ISBN :
978-1-4244-4434-2
DOI :
10.1109/ASSCC.2009.5357150