Title :
An on-chip high-speed 4-bit BCH decoder in MLC NOR flash memories
Author :
Wang, Xueqiang ; Wu, Dong ; Pan, Liyang ; Zhou, Runde ; Hu, Chaohong
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
An on-chip high-speed 4-bit BCH decoder for error correcting in a MLC NOR flash memory is presented. As process shrinking beyond 45nm, double-error-correcting (DEC) BCH code is needed for reliability requirement. A novel fast-decoding algorithm is developed by eliminating finite field divisions and combining arithmetic operations. As a result, the decoding latency is significantly reduced by 80%. Furthermore, a novel architecture of the 4-bit BCH decoder in a 2b/cell NOR flash memory is proposed to obtain a good time-area trade-off. Simulation results show that the latency of the 4-bit BCH decoder achieves only 6.4ns and satisfies fast access time of a NOR Flash memory.
Keywords :
NOR circuits; decoding; flash memories; Bose-Chaudhuri-Hocquenghen code; MLC NOR flash memory; arithmetic operations; decoding latency; double-error-correcting BCH code; fast decoding algorithm; on-chip high-speed 4-bit BCH decoder; reliability requirement; Arithmetic; Delay; Equations; Error correction codes; Flash memory; Galois fields; Iterative algorithms; Iterative decoding; Microelectronics; Solid state circuits;
Conference_Titel :
Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4433-5
Electronic_ISBN :
978-1-4244-4434-2
DOI :
10.1109/ASSCC.2009.5357220