Title :
Fabrication and electrical characterization of embedded actives and passives for system level analysis: Towards Size, Weight and Power (SWaP) reduction
Author :
Das, Rabindra N. ; Rosser, Steven G. ; Welte, Robert ; Lauffer, John M. ; Kelly, Richard ; Poliks, Mark D. ; Markovich, Voya R.
Author_Institution :
Endicott Interconnect Technol., Inc., Endicott, NY, USA
fDate :
May 29 2012-June 1 2012
Abstract :
This paper presents fabrication and electrical characterization of embedded actives and passives in organic multilayered substrates. We have designed and fabricated several test vehicles focusing on embedded actives and passives. Test vehicles with two and eight embedded passive layers were used to evaluate capacitance and resistance performance. These test vehicles contained both nanoparticle and nano-micro particle based capacitance layers. SEM micrographs indicate uniformly distributed particles throughout the capacitance layers present in the final product. In addition, new technologies for embedding active chips are being developed. A variety of active chips, including a square millimeter chip, have been embedded and electrically connected to develop highly integrated packages. Current work utilized embedded active and passive approaches to explore new designs and technologies for SWaP (Size, Weight, and Power) reductions. For example, high density interconnect technology combined with embedded actives, passives and small foot prints are few important options for SWaP reductions. Test vehicles were assembled to do system level analysis. Software was developed for the embedded capacitors which executes on a standalone microprocessor. This software executes charge and refresh scenarios that measure the electrical characteristics of various embedded capacitors.
Keywords :
capacitors; integrated circuit interconnections; integrated circuit packaging; integrated circuit testing; microprocessor chips; scanning electron microscopy; substrates; SEM micrographs; SWaP reduction; active chips; capacitance evaluation; distributed particles; electrical characterization; embedded active fabrication; embedded capacitors; embedded passive layers; high density interconnect technology; integrated packaging; microparticle based capacitance layers; nanoparticle based capacitance layers; organic multilayered substrates; passive fabrication; resistance performance; size-weight and power reduction; square millimeter chip; standalone microprocessor; system level analysis; test vehicles; Capacitance; Capacitors; Packaging; Resistors; Substrates; Vehicles;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2012.6249049