DocumentCode :
2727603
Title :
A New Architecture of Adiabatic Reversible Logic Gates
Author :
Khazamipour, A. ; Radecka, Katarzyna
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que.
fYear :
2006
fDate :
18-21 June 2006
Firstpage :
233
Lastpage :
236
Abstract :
This paper presents a new architecture of reversible Toffoli family gates based on the concept of adiabatic circuits. In particular, applicability of reversible energy recovery logic (RERL) is investigated in detail. Such an approach presents plausible reversible adiabatic logic constructed in CMOS technology, creating an alternative approach to reduction in power consumption. Simulations indicate that adiabatic implementation of reversible logic circuits in low-speed operation consumes much less energy than the complementary static CMOS circuits
Keywords :
CMOS logic circuits; logic gates; low-power electronics; CMOS technology; Toffoli family gates; adiabatic circuits; adiabatic reversible logic gates; reversible energy recovery logic; Boolean functions; CMOS logic circuits; CMOS technology; Computer architecture; Energy consumption; Logic circuits; Logic design; Logic gates; Quantum computing; Rails;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006 IEEE North-East Workshop on
Conference_Location :
Gatineau, Que.
Print_ISBN :
1-4244-0416-9
Electronic_ISBN :
1-4244-0417-7
Type :
conf
DOI :
10.1109/NEWCAS.2006.250900
Filename :
4016931
Link To Document :
بازگشت