DocumentCode :
2728494
Title :
A 14 b 150 Msample/s update rate Q/sup 2/ random walk CMOS DAC
Author :
Vandenbussche, Jean-Jacques ; Van der Plas, G. ; van den Bosch, A. ; Daems, W. ; Gielen, G. ; Steyaert, M. ; Sansen, Willy
Author_Institution :
Katholieke Univ., Leuven, Heverlee, Belgium
fYear :
1999
fDate :
17-17 Feb. 1999
Firstpage :
146
Lastpage :
147
Abstract :
Current steering DACs are based on an array of matched current cells organized in unary decoded or binary weighted elements. The segmented architecture is most frequently used to combine high conversion rate and high resolution. In this architecture the least significant bits steer binary weighted current sources, while the most significant bits are thermometer decoded and steer a unary current source array. The limitations of these architectures in terms of accuracy, linearity (INL) and speed are technology dependent. A modified segmented DAC architecture and a switching scheme, called Q/sup 2/ random walk, overcome the technology constraints.
Keywords :
CMOS integrated circuits; constant current sources; digital-analogue conversion; 14 bit; CMOS; DAC; Q/sup 2/ random walk; binary weighted current sources; binary weighted elements; conversion rate; current steering DACs; linearity; matched current cells; most significant bits; resolution; segmented architecture; switching scheme; unary decoded elements; update rate; Error correction; Error correction codes; Frequency measurement; Frequency synchronization; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1999. Digest of Technical Papers. ISSCC. 1999 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
0-7803-5126-6
Type :
conf
DOI :
10.1109/ISSCC.1999.759167
Filename :
759167
Link To Document :
بازگشت