• DocumentCode
    2728699
  • Title

    Static and Dynamic Analysis of SEU Effects in SRAM-Based FPGAs

  • Author

    Sterpone, L. ; Violante, M.

  • Author_Institution
    Dipt. di Autom. e Inf., Politec. di Torino, Turin
  • fYear
    2007
  • fDate
    20-24 May 2007
  • Firstpage
    159
  • Lastpage
    164
  • Abstract
    SRAM-based Field Programmable Gate Arrays (FPGAs) are very sensitive to Single Event Upsets (SEUs) affecting their configuration memory. SEUs may have critical effects on the circuit FPGA devices implement. In order to deploy safety- or mission-critical applications on SRAM-based FPGAs, designers need to adopt hardening techniques, as well as methodologies for estimating and validating the SEU´s sensitivity of the obtained applications in the early design phase. In this paper we describe a new methodology for predict the effects of SEUs by combining static and dynamic analysis of the circuit´s FPGA implements. The proposed methodology is able to identify the critical single event upset locations within the configuration memory and to provide a detailed classification of the provoked effects. Experimental results on several realistic applications demonstrate the feasibility of the proposed methodology.
  • Keywords
    SRAM chips; field programmable gate arrays; FPGA; SRAM; dynamic analysis; field programmable gate arrays; single event upsets; static analysis; Circuit analysis; Circuit faults; Crosstalk; Failure analysis; Field programmable gate arrays; Noise reduction; Performance analysis; Protection; Redundancy; Single event upset;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium, 2007. ETS '07. 12th IEEE European
  • Conference_Location
    Freiburg
  • Print_ISBN
    0-7695-2827-9
  • Type

    conf

  • DOI
    10.1109/ETS.2007.37
  • Filename
    4221589