DocumentCode :
2729739
Title :
Sensor Network-On-Chip
Author :
Varatkar, Girish V. ; Narayanan, Sriram ; Shanbhag, Naresh R. ; Jones, Douglas
Author_Institution :
Univ. of Illinois at Urbana-Champaign, Urbana
fYear :
2007
fDate :
20-21 Nov. 2007
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we present the sensor network-on-a-chip (SNOC) paradigm for designing robust and energy-efficient systems-on-a-chip (SOC). In this paradigm, computation in the presence of nanometer non-idealities such as process variations, leakage and noise is viewed as an estimation problem. Robust statistical signal processing theory is then employed to recover the performance of the system in the presence of errors especially timing errors. We apply this framework to design an energy-efficient and robust PN-code acquisition system for the wireless CDMA2000 standard. Simulations in IBM´s 130 nm CMOS process technology demonstrate up to 30% power savings compared to the conventional architecture for a detection probability of PD = 0.5.
Keywords :
logic design; network-on-chip; signal processing; statistical analysis; PN-code acquisition system; energy-efficient systems-on-a-chip; estimation problem; robust statistical signal processing theory; sensor network-on-chip; wireless CDMA2000 standard; CMOS process; CMOS technology; Computer networks; Energy efficiency; Hardware; Network-on-a-chip; Noise robustness; Sensor systems; Signal processing; Temperature sensors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2007 International Symposium on
Conference_Location :
Tampere
ISSN :
07EX1846C
Print_ISBN :
978-1-4244-1368-3
Electronic_ISBN :
07EX1846C
Type :
conf
DOI :
10.1109/ISSOC.2007.4427447
Filename :
4427447
Link To Document :
بازگشت