DocumentCode :
2729788
Title :
A Study of Center Field Stripe Yield Loss Mechanism
Author :
Maurya, Alvaro ; Manaf, Mohd Jeffery Bin ; Abdul Rahman, Z. ; Jit-Shen, Sim ; Ong, Chong Seng ; Joo, Thung Beng
Author_Institution :
Silterra Sdn. Bhd., Kulim
fYear :
2006
fDate :
3-7 July 2006
Firstpage :
179
Lastpage :
182
Abstract :
Detection of killer defects is critical to improving yields in VLSI fabrication. Bright and dark-field inspection tools detect both killer and non-killer defects, and in some cases a high level of nuisance defects may adversely affect the ability to monitor and eliminate the real ones that have a detrimental impact on device yield. E-beam inspection tools take advantage of a phenomenon referred to as voltage contrast, and can differentiate between grounded and floating structures, thus detecting electrical killer defects. A particularly useful application of e-beam inspection is the detection of highly resistive or not-fully opened vias. Finding these types of failures with standard bright or dark-field inspection tools is extremely difficult, given the high aspect ratio and small width of typical vias. Figures showed the basic principle of e-beam analysis for vias. The sample is subjected to the analysis after via etch and barrier deposition. Vias that are fully open have good electrical connection to ground, and appear dark. Vias that are not properly open because of for example, residual dielectric material at the bottom, are electrically floating, and appear bright. This paper reports on a problem with one of the Silterra devices that suffered from sporadic cases of yield loss affecting dies on the center column of the 3times3 reticle field. Vertical stripes of failed dies would thus appear on the wafer sort maps. The failure bin (Bin 60) indicated a problem with the SRAM portion of the device. Based on the suspicion of a Vial problem, e-beam analysis was used to investigate via integrity. The motivation of this work was to find the root cause of the problem and implement a permanent solution
Keywords :
VLSI; electron beam testing; fault location; focused ion beam technology; inspection; integrated circuit interconnections; integrated circuit testing; SRAM; Silterra devices; VLSI fabrication; barrier deposition; bright-field inspection tools; center field stripe yield loss; dark-field inspection tools; electron beam inspection tools; killer defects; nuisance defects; via etch; wafer sort maps; Boosting; Dielectric materials; Electrons; Etching; Fabrication; Inspection; Monitoring; Very large scale integration; Virtual colonoscopy; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2006. 13th International Symposium on the
Conference_Location :
Singapore
Print_ISBN :
1-4244-0205-0
Electronic_ISBN :
1-4244-0206-9
Type :
conf
DOI :
10.1109/IPFA.2006.251025
Filename :
4017050
Link To Document :
بازگشت