DocumentCode :
2731165
Title :
Efficient carry generation technique incorporating energy recovering logic circuitry for low power VLSI
Author :
Mishra, Krashna Nand
Author_Institution :
IEEE, India
fYear :
2008
fDate :
10-11 July 2008
Firstpage :
332
Lastpage :
335
Abstract :
Dynamic power consumption is a major concern for designing various modern age information systems and computers. Advances in low power VLSI design results in charge recovery based adiabatic logic concept, which proves to be a potential parametric to design CMOS circuits for various low power applications. Research in this domain is fueled by the fact that instead of discharging the load capacitance to ground, the charge flows back to power supply and can be reused. Keeping the advantages of energy recovery logic in mind, we demonstrate low energy carry break logic exploiting certain aspects of carry generation based on the bit positions in input vectors. Design has been implemented in 90 nm TSMC process, showing 70% improvement in power.
Keywords :
CMOS integrated circuits; VLSI; logic circuits; low-power electronics; CMOS circuits; TSMC process; adiabatic logic concept; carry generation; dynamic power consumption; energy recovering; load capacitance; logic circuitry; low power VLSI design; size 90 nm; Application software; CMOS logic circuits; Capacitance; Energy consumption; Information systems; Logic circuits; Logic design; Power generation; Power supplies; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems for Communications, 2008. ECCSC 2008. 4th European Conference on
Conference_Location :
Bucharest
Print_ISBN :
978-1-4244-2419-1
Electronic_ISBN :
978-1-4244-2420-7
Type :
conf
DOI :
10.1109/ECCSC.2008.4611703
Filename :
4611703
Link To Document :
بازگشت