DocumentCode :
2731869
Title :
CMOS image sensor binning circuit for low-light imaging
Author :
Huang, Hong-Yi ; Conge, Patrick Adrian ; Huang, Li-Wei
Author_Institution :
Grad. Inst. of Electr. Eng., Nat. Taipei Univ., San-Shia, Taiwan
fYear :
2011
fDate :
25-28 Sept. 2011
Firstpage :
586
Lastpage :
589
Abstract :
This work presents a column level binning circuit for a CMOS image sensor for detecting low-light imaging. A 2×2 kernel pixel binning (averaging) is employed in this design reducing the spatial resolution to 1/4 of the original size and every two columns of the pixel array share one binning circuit. The output signal of each pixel is sampled unto the binning circuit basically composed of two adjacent correlated double sampling circuits averaged by means of a row average switch. A 0.18um CMOS process was used to simulate the circuit and simulation results reveal a kernel averaging error of ≤2% for low-light conditions with a power consumption of 123.9uW.
Keywords :
CMOS image sensors; SPICE; analogue-digital conversion; CMOS image sensor binning circuit; double sampling circuits; low-light imaging; row average switch; CMOS image sensors; CMOS integrated circuits; Capacitors; Integrated circuit modeling; Kernel; Switches; CMOS image sensor; binning; correlated double sampling; formatting; kernel averaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics and Applications (ISIEA), 2011 IEEE Symposium on
Conference_Location :
Langkawi
Print_ISBN :
978-1-4577-1418-4
Type :
conf
DOI :
10.1109/ISIEA.2011.6108780
Filename :
6108780
Link To Document :
بازگشت