DocumentCode :
2734184
Title :
An ASIP encoder for Quasi-Cyclic LDPC codes
Author :
Zhang, Xiaojun ; Tian, Yinghong ; Cui, Jianming ; Xu, Yanni ; Lai, Zongsheng
Author_Institution :
IMCS, East China Normal Univ., Shanghai, China
Volume :
3
fYear :
2009
fDate :
20-22 Nov. 2009
Firstpage :
585
Lastpage :
588
Abstract :
This paper proposes a LDPC (Low Density Parity Check Codes) encoder architecture for DMB-TH based on ASIP (Application Specific Instruction Set Processor). The encoding algorithm is first analyzed and optimized for the ASIP encode, And then the special instruction sets are extracted according to the optimized algorithm. The ASIP architecture uses main processor and coprocessor to get high throughput. This ASIP encoder can support three different code rates (0.4, 0.6 and 0.8) just by different programs and thus is more flexible than other ASIC implementations. Based on XC2V6000, at the max frequency of 117 MHz, the max throughput of the encoder can deliver 187 Mbps, 206 Mbps and 232 Mbps for 0.4, 0.6 and 0.8 code rates, respectively.
Keywords :
encoding; instruction sets; microprocessor chips; parity check codes; ASIP encoder; DMB-TH; application specific instruction set processor; encoder architecture; low density parity check codes; quasi-cyclic LDPC codes; Algorithm design and analysis; Application specific processors; Channel coding; Coprocessors; Decoding; Design optimization; Instruction sets; Paper technology; Parity check codes; Throughput; ASIP; DMB-TH; LDPC; encoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Computing and Intelligent Systems, 2009. ICIS 2009. IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-4754-1
Electronic_ISBN :
978-1-4244-4738-1
Type :
conf
DOI :
10.1109/ICICISYS.2009.5358107
Filename :
5358107
Link To Document :
بازگشت