DocumentCode :
2737076
Title :
A Cycle-Stealing Technique for Pipelined Instruction Decompression System for Embedded Microprocessors
Author :
Jeang, Yuan-Long ; Wey, Tzuu-Shaang ; Wang, Hung-Yu ; Tai, Chih-Chung ; Chu, Ching-Hua
Author_Institution :
Kun Shan Univ., Tainan
fYear :
2007
fDate :
5-7 Sept. 2007
Firstpage :
261
Lastpage :
261
Abstract :
For instruction decompression, many techniques have been developed. However, when branching and cache missing occur, they may either incur delays to refill buffers or sacrifice the compression ratio or slow down the clock rate. This paper presents a new technique based on cycle-stealing technique to eliminate all these defects. The simulation results for several benchmarks show that the average compression ratio, the hardware cost and the speed are all better than other techniques.
Keywords :
embedded systems; microprocessor chips; pipeline processing; cycle-stealing technique; embedded microprocessors; pipelined instruction decompression system; Clocks; Costs; Counting circuits; Decoding; Delay; Energy consumption; Engines; Huffman coding; Microprocessors; Read only memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Computing, Information and Control, 2007. ICICIC '07. Second International Conference on
Conference_Location :
Kumamoto
Print_ISBN :
0-7695-2882-1
Type :
conf
DOI :
10.1109/ICICIC.2007.12
Filename :
4427906
Link To Document :
بازگشت