DocumentCode :
2737336
Title :
Design Exploration of a Spurious Power Suppression Technique (SPST) and Its Applications
Author :
Chen, Kuan-Hung ; Chao, Kuo-Chuan ; Wang, Jinn-Shyan ; Chu, Yuan-Sun ; Guo, Jiun-In
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi
fYear :
2005
fDate :
Nov. 2005
Firstpage :
341
Lastpage :
344
Abstract :
This paper presents the design exploration and application of a technique to suppress the spurious power dissipation existed in the data-paths for multimedia VLSI designs. The proposed technique adopts the design concept of separating the arithmetic units into most significant part (MSP) and least significant part (LSP), and then freezing the MSP whenever this part of circuits does not affect the computation result. This paper first explores three implementation approaches of realizing the SPST-based design concept to decide the most efficient one, and then uses this approach to reduce the spurious power of the multi-transform coding design in H.264 systems. The post-layout simulations show that the proposed SPST can save average 27.38% of power dissipation of the multi-transform design
Keywords :
VLSI; integrated circuit layout; transform coding; H.264 systems; SPST; arithmetic units; least significant part; most significant part; multimedia VLSI designs; multitransform coding design; multitransform design; post-layout simulations; spurious power dissipation; spurious power suppression technique; Adders; Arithmetic; Chaos; Circuits; Computational modeling; Data analysis; Energy consumption; Power dissipation; Transform coding; Very large scale integration; H.264; power optimization; transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9163-2
Electronic_ISBN :
0-7803-9163-2
Type :
conf
DOI :
10.1109/ASSCC.2005.251735
Filename :
4017601
Link To Document :
بازگشت