DocumentCode :
2740398
Title :
Production Worthy 3D Interconnect Technology
Author :
Chiou, W.C. ; Yu, C.H.
Author_Institution :
Adv. Module Technol. Div., Taiwan Semicond. Manuf. Co., Hsinchu
fYear :
2008
fDate :
22-24 Oct. 2008
Firstpage :
371
Lastpage :
374
Abstract :
In accordance with continuing push for smaller and faster electronics, there is strong demand for further miniaturization and higher performance of mobile and other digital devices. Three-dimensional interconnect with through silicon via is the most potential solution to extend Moore´s Law. In recent years, 3D interconnect(3DIC) technology is attracting the interest of university, research institutes, Fab engineers, package engineers, chip designers and equipment manufacturers turn to 3D research and development efforts. It has the potential to be the mainstream for chip manufacturing of in the near future. This technology had the benefits of cost, performance, form factor and heterogeneous integration for chips manufacturing. But thermal dissipation, process technology and infrastructure readiness still are the top three issues for success of 3DIC. Cost and manufacturability will be the key knob to enable this technology. In this paper, we demonstrated a production worthy 3DIC technology with IC Fab infrastructure. Key modules´ process and electrical results are reported. Well-controlled high aspect ratio (AR=8:1 and AR=15:1) through silicon vias (TSVs) were successfully filled with both copper (Cu) and tungsten (W). Metal to metal diffusion bonding was demonstrated with good uniformity. For the first time, a cost effective wafer thinning without decreasing effective area by a proprietary process is described. Chains were formed between two wafers through bonded copper structures and electrically probed on the top wafer which had been thinned. Yielding 20 K through silicon vias with aspect ratio of 15:1 and resistance of through silicon via chain are demonstrated.
Keywords :
copper; diffusion bonding; integrated circuit interconnections; modules; silicon; tungsten; wafer bonding; Cu; IC Fab infrastructure; Moore Law; Si; W; bonded copper structures; chip manufacturing; metal diffusion bonding; module process; process technology; thermal dissipation; three-dimensional interconnect technology; through silicon vias; wafer thinning; Copper; Costs; Design engineering; Electronic packaging thermal management; Manufacturing; Moore´s Law; Packaging machines; Production; Research and development; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microsystems, Packaging, Assembly & Circuits Technology Conference, 2008. IMPACT 2008. 3rd International
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3623-1
Electronic_ISBN :
978-1-4244-3624-8
Type :
conf
DOI :
10.1109/IMPACT.2008.4783889
Filename :
4783889
Link To Document :
بازگشت