DocumentCode :
2741418
Title :
Timing optimization of logic network using gate duplication
Author :
Chen, Chun-hong ; Tsui, Chi-ying
Author_Institution :
Dept. of Inf. Eng., Zhejiang Univ. of Technol., HangZhou, China
fYear :
1999
fDate :
18-21 Jan 1999
Firstpage :
233
Abstract :
We present a timing optimization algorithm based on the concept of gate duplication on the technology-decomposed network. We first examine the relationship between gate duplication and delay reduction, and then introduce the notion of duplication gain for selecting the good candidate gates to be duplicated. The objective is to obtain the maximum delay reduction with the minimum duplications. The performance of the algorithm is demonstrated with experiments on benchmark circuits. Our approach can also be combined with other technology-independent timing optimizers (such as speed-up) to achieve further delay improvement
Keywords :
circuit optimisation; logic CAD; timing; circuit delay; gate duplication; logic network; technology-independent logic synthesis; timing optimization algorithm; Appropriate technology; Boolean functions; Buildings; Circuit optimization; Circuit synthesis; Delay; Libraries; Logic gates; Network synthesis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
Conference_Location :
Wanchai
Print_ISBN :
0-7803-5012-X
Type :
conf
DOI :
10.1109/ASPDAC.1999.760003
Filename :
760003
Link To Document :
بازگشت