DocumentCode :
2741855
Title :
Post-Configuration Testing of Asynchronous Nanowire Crossbar Architecture
Author :
Venkateswaran, Sriram ; Choi, Minsu
Author_Institution :
Dept of ECE, Missouri Univ. of Sci. & Technol., Rolla, MO
fYear :
2008
fDate :
18-21 Aug. 2008
Firstpage :
899
Lastpage :
902
Abstract :
An asynchronous nanowire crossbar architecture has been recently proposed to eliminate the clock distribution network from conventional clocked counterpart. The proposed clock-free architecture is envisioned to enhance the manufacturability with simpler periodic structure and to improve the robustness by removing various timing-related failure modes. Even though the proposed clock-free architecture has numerous merits over its clocked counterpart, it is still not free from high defect rates induced by nondeterministic nanoscale assembly. In order to address this issue, our research team has been working on developing test schemes for effective mapping of threshold gates onto programmable gate macro blocks (PGMB). We have come up with a novel functional test approach which uses prioritized input tuples to effectively stimulate coinciding defects in configured PGMB. Numerous preliminary plots and results obtained till date prove that this scheme can be used to achieve high test efficiency for any threshold gate. The main motivation behind this research is to propose a comprehensive test scheme which can achieve high enough test coverage with acceptable test overhead. Parametric simulation results using MATLAB have been used to show potential performance of this testing scheme.
Keywords :
asynchronous circuits; logic testing; nanoelectronics; nanowires; programmable logic arrays; timing; MATLAB; asynchronous nanowire crossbar architecture; clock distribution network; nondeterministic nanoscale assembly; parametric simulation; post-configuration testing; programmable gate macro blocks; timing-related failure modes; Assembly; Circuit testing; Clocks; Delay; Logic; MATLAB; Manufacturing; Periodic structures; Robustness; Sequential analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology, 2008. NANO '08. 8th IEEE Conference on
Conference_Location :
Arlington, TX
Print_ISBN :
978-1-4244-2103-9
Electronic_ISBN :
978-1-4244-2104-6
Type :
conf
DOI :
10.1109/NANO.2008.269
Filename :
4617251
Link To Document :
بازگشت