• DocumentCode
    2747722
  • Title

    Clock power issues in system-on-a-chip designs

  • Author

    Chen, R.Y. ; Vijaykrishnan, N. ; Irwin, M.J.

  • Author_Institution
    Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
  • fYear
    1999
  • fDate
    1999
  • Firstpage
    48
  • Lastpage
    53
  • Abstract
    The paper investigates some issues on clock power consumption in system-on-a-chip (SoC) designs. Since clock power consumption is often the largest part of total chip power research in this area becomes urgent. In a SoC the clock depends not only on clock distribution wiring, clock driver sizing and the capability to disable part of the clock network, but also on circuit design style, architectural choice and the clock rate of the IP blocks. The different IP blocks may require that multiple-frequency clocks are distributed on the chip. Our research provides a clock power model for SoC that takes into account these various factors. The impact of architectural, design, and logic style on clock power is studied using adder and register designs. In research, such characterizing information on SoC designs will be used in designing the clock network and estimating its power dissipation
  • Keywords
    adders; clocks; driver circuits; integrated circuit design; microprocessor chips; power consumption; shift registers; adder; architectural choice; circuit design style; clock distribution wiring; clock driver sizing; clock power consumption; clock power mo; clock rate; multiple frequency clocks; power dissipation; register; system-on-a-chip design; Adders; Circuit synthesis; Clocks; Driver circuits; Energy consumption; Logic design; Power dissipation; Registers; System-on-a-chip; Wiring;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI '99. Proceedings. IEEE Computer Society Workshop On
  • Conference_Location
    Orlando, FL
  • Print_ISBN
    0-7695-0152-4
  • Type

    conf

  • DOI
    10.1109/IWV.1999.760472
  • Filename
    760472