Title :
Enhancing testability in architectural design for the new generation of core-based embedded systems
Author :
Assaf, Mansour H. ; Das, Sunil R. ; Petriu, Emil M. ; Sahinoglu, Mehmet
Author_Institution :
Sch. of Inf. Technol. & Eng., Univ. of Ottawa, Ont., Canada
Abstract :
This paper proposes testability enhancements in architectural design for embedded cores-based system-on-a-chip (SoC). There exist methods to ensure correct SoC functionality in both hardware and software, but one of the most reliable ways to realize this is through the use of design for testability approaches. Specifically, applications of built-in self-test (BIST) methodology for testing embedded cores are considered in the paper, with specific implementations being targeted towards ISCAS 85 combinational and ISCAS 89 sequential benchmark circuits.
Keywords :
built-in self test; circuit testing; embedded systems; program testing; software architecture; system-on-chip; BIST; SoC; architectural design; built-in self-test; core-based embedded systems; sequential benchmark circuits; software testability; system-on-chip; Application software; Automatic testing; Built-in self-test; Circuit testing; Design for testability; Embedded system; Hardware; Sequential analysis; System testing; System-on-a-chip;
Conference_Titel :
High Assurance Systems Engineering, 2004. Proceedings. Eighth IEEE International Symposium on
Print_ISBN :
0-7695-2094-4
DOI :
10.1109/HASE.2004.1281775