DocumentCode :
2752147
Title :
An efficient systolic array algorithm for the VLSI implementation of the odd-squared generalized discrete Hartley transform
Author :
Florin Chiper, D.
Volume :
2
fYear :
0
fDate :
0-0 0
Firstpage :
401
Abstract :
An efficient design approach for a systolic array VLSI implementation of a prime-length odd-squared generalized discrete Hartley transform is presented. It uses an appropriate hardware algorithm based on an efficient decomposition of the odd-squared GDHT into two circular correlation structures having the same form and length that can be computed in parallel. Using an appropriate hardware sharing technique results in high computing speed with low hardware complexity, together with all the other advantages of the systolic array implementation of circular correlation structures as low I/O cost, regular and modular structures and local connections.
Keywords :
VLSI; discrete Hartley transforms; systolic arrays; VLSI implementation; circular correlation structure; computing speed; generalized discrete Hartley transform; hardware algorithm; hardware complexity; hardware sharing technique; odd-squared GDHT; systolic array algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on
Print_ISBN :
0-7803-7979-9
Type :
conf
DOI :
10.1109/SCS.2003.1227074
Filename :
5731307
Link To Document :
بازگشت