DocumentCode :
2752460
Title :
Compaction-based test generation using state and fault information
Author :
Giani, Ashish ; Sheng, Shuo ; Hsiao, Michael ; Agrawal, Vishwani D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rutgers Univ., Piscataway, NJ, USA
fYear :
2000
fDate :
2000
Firstpage :
159
Lastpage :
164
Abstract :
Presents a new test generation procedure for sequential circuits using newly-traversed state information and newly-detected fault information obtained between successive iterations of vector compaction. Two types of technique are considered. One is based on which new states a sequential circuit is driven into, and the other is based on the new faults that are detected in the circuit between consecutive iterations of vector compaction. These data modify an otherwise random selection of vectors to bias vector sequences that cause the circuit to reach new states and cause previously undetected faults to be detected. The biased vectors, when used to extend the compacted test set, provide an intelligent selection of vectors. The extended test set is then compacted. Repeated applications of state and fault analysis, vector generation and compaction produce significantly high fault coverage using relatively small computing resources. We obtained improvements in terms of higher fault coverage, fewer vectors for the same coverage, or smaller numbers of iterations and time required, consistently for several benchmark circuits
Keywords :
automatic test pattern generation; circuit analysis computing; fault diagnosis; iterative methods; sequential circuits; vectors; benchmark circuits; biased vectors; compacted test set extension; compaction-based test generation; computing resources; fault analysis; fault coverage; fault detection; intelligent vector selection; newly-detected fault information; newly-traversed state information; sequential circuits; state analysis; vector compaction iterations; vector generation; vector sequence bias; Circuit faults; Circuit testing; Combinational circuits; Compaction; Electrical fault detection; Fault detection; Logic circuits; Sequential analysis; Sequential circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
Conference_Location :
Taipei
ISSN :
1081-7735
Print_ISBN :
0-7695-0887-1
Type :
conf
DOI :
10.1109/ATS.2000.893619
Filename :
893619
Link To Document :
بازگشت