DocumentCode :
2753489
Title :
Test Generation for Designs with On-Chip Clock Generators
Author :
Lin, Xijiang ; Kassab, Mark
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
fYear :
2009
fDate :
23-26 Nov. 2009
Firstpage :
411
Lastpage :
417
Abstract :
High performance designs often use the on-chip device PLLs for accurate test clock generation during testing. The on-chip clock generator is designed in a programmable way to facilitate the test generation process and it in turn creates additional constraints for the automatic test pattern generation (ATPG) tool. This paper describes an efficient and effective method to take the hardware restrictions originated from the on-chip clock generators into account in order to avoid generating clock sequences that cannot be produced by hardware. Experimental results on industrial designs show test pattern reduction and/or ATPG run time reduction when compared with the test generation method that enumerates valid clock sequences explicitly and restricts the test generation within enumerated test sequences.
Keywords :
automatic test pattern generation; circuit testing; clocks; digital phase locked loops; network synthesis; automatic test pattern generation; clock sequences; hardware restrictions; high performance design; industrial designs; on-chip clock generator; on-chip device PLLs; test pattern reduction; Automatic test pattern generation; Circuit faults; Circuit testing; Clocks; Delay; Hardware; Logic testing; Pulse generation; Test pattern generators; Timing; ATPG; clock control; on-chip clock generator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3864-8
Type :
conf
DOI :
10.1109/ATS.2009.46
Filename :
5359290
Link To Document :
بازگشت