DocumentCode :
275377
Title :
Delay and area optimization in standard-cell design
Author :
Lin, Shen ; Marek-Sadowska, M. ; Kuh, Ernest S.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1990
fDate :
24-28 Jun 1990
Firstpage :
349
Lastpage :
352
Abstract :
A heuristic approach to the optimal selection of standard cells in VLSI circuit design is presented. A cell library is composed of several templates (3-5) for each type of cell. These templates differ in area, driving capabilities, intrinsic delay, and capacitive loading. When realizing a logically synthesized circuit, one selects the best templates from the cell library to minimize the total area of the cells under delay constraints. The algorithm is capable of handling efficiently relatively large designs taking into account the entire circuit, not iterating on a path basis. Carefully chosen weights reflect the significance of particular cells in the circuit and guide the template selection process. Because the algorithm is capable of increasing and decreasing the templates, very good experimental results are achieved
Keywords :
VLSI; delays; logic CAD; optimisation; VLSI circuit design; area optimization; capacitive loading; cell library; delay; driving capabilities; heuristic approach; intrinsic delay; standard-cell design; templates; Capacitance; Circuit synthesis; Delay; Design optimization; Ear; Electric resistance; Libraries; Roundoff errors; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
ISSN :
0738-100X
Print_ISBN :
0-89791-363-9
Type :
conf
DOI :
10.1109/DAC.1990.114880
Filename :
114880
Link To Document :
بازگشت