Title :
BART: a bridging fault test generator for sequential circuits
Author :
Cusey, James P. ; Patel, Janak H.
Author_Institution :
Dallas Semicond., TX, USA
Abstract :
The need for test generation tools which target bridging faults in addition to stuck-at faults is growing. This work introduces BART, a new bridging-fault-targeted test; generator based upon HITEC and E-PROOFS, and gauges its performance against that of other techniques for bridging fault testing. A new circuit modification is proposed which allows a single bridging fault to be represented as a collection of four stuck-at faults. This modification is refined so that lines can be justified so as to maximize the probability that the voltage on one of the bridged nodes is corrupted enough to represent an incorrect logic value. This refinement uses the concept of “strong” and “weak” logic values, which gauge the resistance of the path between a gate output and the driving rail. BART was able to produce test sets which gave reasonable coverage for sequential circuits as well as combinational circuits
Keywords :
CMOS logic circuits; fault location; logic testing; probability; sequential circuits; BART; E-PROOFS; HITEC; bridged nodes; bridging fault test generator; combinational circuits; probability; sequential circuits; stuck-at faults; CMOS logic circuits; Circuit faults; Circuit testing; Logic circuits; Logic testing; Power supplies; Sequential analysis; Sequential circuits; Switching circuits; Voltage;
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-4209-7
DOI :
10.1109/TEST.1997.639698