Title :
Novel Cu reflow seed process for Cu/low-k 64nm pitch dual damascene interconnects and beyond
Author :
Motoyama, K. ; Van der Straten, Oscar ; Tomizawa, Hiroyuki ; Maniscalco, J. ; Chen, S.T.
Author_Institution :
Renesas Electron., Renesas Electron. America Inc., Albany, NY, USA
Abstract :
A novel Cu reflow seed process which utilizes PVD technology components has been demonstrated for 64nm pitch dual damascene interconnects. Prior to Cu electroplating, small features can be partially filled with Cu by this newly developed Cu reflow seed process. More than 60% improvement of via-chain yield is obtained by Cu reflow seed compared to conventional seed. A sacrificial Cu underlayer was applied to reduce barrier damage effects during Cu reflow seed processing, successfully suppressing any line resistance increase. This Cu reflow seed process is a promising candidate for improving Cu fill properties of 64nm pitch interconnects and beyond.
Keywords :
copper; metallisation; Cu-low-k pitch dual damascene interconnects; PVD technology; electroplating; line resistance; reflow seed process; size 64 nm; Atomic layer deposition; Electrical resistance measurement; Etching; Imaging; Ions; Metals; Resistance;
Conference_Titel :
Interconnect Technology Conference (IITC), 2012 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4673-1138-0
Electronic_ISBN :
pending
DOI :
10.1109/IITC.2012.6251656