DocumentCode :
2768220
Title :
Design of Radix-4 SRT Dividers in 65 Nanometer CMOS Technology
Author :
Pham, Tung N. ; Swartzlander, Earl E., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX
fYear :
2006
fDate :
Sept. 2006
Firstpage :
105
Lastpage :
108
Abstract :
As technology evolves, there is a never ending need to explore design tradeoffs and alternatives. In the CMOS technologies of the recent past where minimizing the die area was crucial, radix-4 minimally redundant SRT dividers were widely used because they only require simple multiples of divisor. Quotient conversion was typically done by on-the-fly conversion. In deep submicron CMOS technology these decisions need to be reconsidered. Now it is attractive to use maximum redundancy to simplify quotient selection. Replacing the on-the-fly conversion that operates on every cycle with an adder that operates only one cycle reduces the switching factor by the order of 29times for the conversion during a double precision division. This is significant because the on-the-fly conversion can consume 30% of the total energy of a divider. Furthermore, the quotient computation is sped up by the elimination of the big lookup table of minimally redundant SRT dividers. To illustrate this concept of trading extra hardware for improved power and speed and a simpler implementation, a radix-4 maximally redundant divider is designed and implemented in 65 nm CMOS technology using an ASIC flow and single, double and triple VT devices. Clock and data gating and data recirculation techniques are used to save power. Finally, a method to evaluate design alternatives for energy efficiency is proposed that takes into account the active power consumption, the inactive power consumption and the duty cycle
Keywords :
CMOS logic circuits; application specific integrated circuits; digital arithmetic; dividing circuits; 65 nm; ASIC flow; CMOS technology; active power consumption; data gating; data recirculation; double precision division; duty cycle; energy efficiency; inactive power consumption; quotient computation; radix-4 SRT dividers; radix-4 maximally redundant divider; Acceleration; Adders; Application specific integrated circuits; CMOS technology; Clocks; Design methodology; Energy consumption; Energy efficiency; Hardware; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2006. ASAP '06. International Conference on
Conference_Location :
Steamboat Springs, CO
ISSN :
2160-0511
Print_ISBN :
0-7695-2682-9
Type :
conf
DOI :
10.1109/ASAP.2006.26
Filename :
4019499
Link To Document :
بازگشت