DocumentCode :
2769691
Title :
Design of interlock-free combined allocators for Networks-on-Chip
Author :
Lu, Ye ; Chen, Changlin ; McCanny, John ; Sezer, Sakir
Author_Institution :
ECIT, Queen´´s Univ. of Belfast, Belfast, UK
fYear :
2012
fDate :
12-14 Sept. 2012
Firstpage :
358
Lastpage :
363
Abstract :
This paper presents a thorough investigation of the combined allocator design for Networks-on-Chip (NoC). Particularly, we discuss the interlock of the combined NoC allocator, which is caused by the lock mechanism of priority updating between the local and global arbiters. Architectures and implementations of three interlock-free combined allocators are presented in detail. Their cost, critical path, as well as networklevel performance are demonstrated based on 65-nm standard cell technology.
Keywords :
integrated circuit design; network-on-chip; combined NoC allocator; interlock-free combined allocator design; network-on-chip; priority updating lock mechanism; size 65 nm; standard cell technology; Bandwidth; Complexity theory; Resource management; Switches; Synchronization; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2012 IEEE International
Conference_Location :
Niagara Falls, NY
ISSN :
2164-1676
Print_ISBN :
978-1-4673-1294-3
Type :
conf
DOI :
10.1109/SOCC.2012.6398332
Filename :
6398332
Link To Document :
بازگشت